

# LP8720 One Step-Down DC-DC and Five Linear Regulators with I<sup>2</sup>C-Compatible Interface

Check for Samples: LP8720

### **FEATURES**

- 5 Low Noise LDO's for up to 300 mA
- One High-Efficiency Synchronous Magnetic Buck Regulator, I<sub>OUT</sub> 400 mA
  - High Efficiency PFM Mode @Low IOUT
  - Auto Mode PFM/PWM Switch
  - Low Inductance 2.2 µH @ 2 MHz Clock
  - Dynamic Voltage Scale Control
- I<sup>2</sup>C-Compatible Interface for the Controlling of Internal Registers
- 20-Bump 2.5 x 2.0 mm DSBGA Package

## **KEY SPECIFICATIONS**

- Programmable V<sub>OUT</sub> from 0.8V to 2.3V on DC-DC
- Automatic Soft Start on DC-DC
- 200 mV Typ Dropout Voltage at 300 mA on LDO's
- 2% (Typ) Output Voltage Accuracy on LDO's

## **APPLICATIONS**

- Cellular Handsets
- Portable Hand-Held Products

#### DESCRIPTION

The LP8720 is a multi-function, programmable Power Management Unit, optimized for sub block power requirement solutions. This device integrates one highly efficient 400 mA step-down DC-DC converter with Dynamic Voltage Scale (DVS), five low-noise low dropout (LDO) voltage regulators, and a 400 KHz I<sup>2</sup>C-compatible interface to allow a host controller access to the internal control registers of the LP8720. Additionally, the LP8720 features programmable power-on sequencing.

LDO regulators provide high PSRR and low noise ideally suited for supplying power to both analog and digital loads. The package will be the smallest 2.5 mm x 2.0 mm 20-bump DSBGA package.

# **Typical Application Diagram**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



# **Device Pin Diagram (20-Bump DSBGA)**

## **Top View**



Figure 1. Package Number YZR002011A

# LP8720 PIN DESCRIPTIONS(1)

| Pin Number | Name   | Туре | Description Description                                                                                                                                                                                                                                                                                                                                                                                               |  |
|------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| A4         | VBATT  | Р    | Battery Input for LDO1 and all internal circuitry.                                                                                                                                                                                                                                                                                                                                                                    |  |
| E4         | VINB   | Р    | Battery Input for Buck.                                                                                                                                                                                                                                                                                                                                                                                               |  |
| A2         | VIN1   | Р    | Battery Input for LDO2 and LDO3.                                                                                                                                                                                                                                                                                                                                                                                      |  |
| D1         | VIN2   | Р    | Battery Input for LDO4 and LDO5.                                                                                                                                                                                                                                                                                                                                                                                      |  |
| B4         | LDO1   | Α    | LDO1 Output.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| А3         | LDO2   | Α    | LDO2 Output.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| A1         | LDO3   | Α    | LDO3 Output.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| C1         | LDO4   | Α    | LDO4 Output.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| E1         | LDO5   | Α    | LDO5 Output.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| E3         | SW     | Α    | Buck Output.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| D2         | FB     | Α    | Buck Feedback.                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| D4         | GNDB   | G    | Power Ground for Buck.                                                                                                                                                                                                                                                                                                                                                                                                |  |
| B1         | GND    | G    | IC Ground.                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| C4         | SDA    | DI/O | $I^2$ C-compatible Serial Interface Data Input/Output. Open Drain output, external pull up resistor is needed, typ 1.5 kΩ. If not in use then hard wire to GND.                                                                                                                                                                                                                                                       |  |
| C3         | SCL    | DI   | $I^2$ C-compatible Serial Interface Clock input. External pull-up resistor is needed, typ 1.5 k $\Omega$ in use then hard-wire to GND.                                                                                                                                                                                                                                                                                |  |
| В3         | IRQ_N  | DO   | Interrupt output, active LOW. Open Drain output, external pull-up resistor is needed, typ 10 k $\Omega$ . If not in use then hard-wire to GND or leave floating.                                                                                                                                                                                                                                                      |  |
| E2         | EN     | DI   | Enable. EN=LO standby. EN=HI power on. Internal pull-down resistor 500 k $\Omega$ . If not in use then hard wire to VBATT.                                                                                                                                                                                                                                                                                            |  |
| B2         | DEFSEL | DI   | Control input that sets the default voltages and startup sequence. Must be hard wired to BATT or GND or left floating (Hi-Z) for specific application.  When DEFSEL= VBATT then setup 1 is used for default voltages and startup sequence.  When DEFSEL= GND then setup 2 is used for default voltages and startup sequence.  When DEFSEL= floating (Hi-Z) setup 3 is used for default voltages and startup sequence. |  |
| C2         | IDSEL  | DI   | Control input that sets the slave address for serial interface. Must be hard-wired to BATT or GND or left floating (Hi-Z) for specific application.  When IDSEL= VBATT then slave address is 7h'7F.  When IDSEL= floating (Hi-Z) then slave address is 7h'7C.  When IDSEL= GND then slave address is 7h'7D.                                                                                                           |  |

(1) A:Analog Pin D: Digital Pin I: Input Pin DI/O: Digital Input/Output Pin G:Ground Pin O: Output Pin P: Power Connection



## LP8720 PIN DESCRIPTIONS(1) (continued)

| Pin Number | Name | Туре | Description                                                                                                                                                                                                                                               |
|------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D3         | DVS  | DI   | Dynamic Voltage Scaling. When DVS=HI then Buck voltage set BUCK_V1 is in use. When DVS=LO then Buck voltage set BUCK_V2 is in use. Buck voltage set BUCK_V1 should be higher than Buck voltage set BUCK_V2. If not in use then hard wire to VBATT or GND. |

### **Device Description**

#### **Operation Modes**

POWER-ON-RESET: After VBATT gets above POR higher threshold, the DEFSEL pin and IDSEL pin are read. All internal registers of LP8720 then are reset to the default values; after that the LP8720 goes to STANDBY mode. This process duration max is 500 µs.

STANDBY: In STANDBY mode only serial interface is working and all other PMU functions are disabled – PMU is in low-power condition. In STANDBY mode the LP8720 can be (re)configured via Serial Interface.

**STARTUP:** STARTUP sequence is defined by registers contents. STARTUP sequence starts:

- 1) If rising edge on EN pin.
- 2) After cooling down from thermal shutdown event if EN = HI.

It is not recommended to write to LP8720 registers during startup. If doing so then current startup sequence may become undefined.

**IDLE:** PMU will enter into IDLE mode (normal operating mode) after end of startup sequence. In IDLE mode all LDO's and BUCK can be enabled/disabled via Serial Interface. Also in IDLE mode LP8720 can be (re)configured via Serial Interface.

SHUTDOWN: SHUTDOWN sequence is "reverse order of startup sequence," and this is defined by registers contents. SHUTDOWN starts:

- 1) If falling edge on EN pin.
- 2) If temperature exceeds thermal shutdown threshold TSD +160°C.

It is not recommended to write to LP8720 registers during SHUTDOWN. If doing so then current SHUTDOWN sequence may become undefined.



## Additional Functions

SLEEP: If sum of all LDOs' load currents and BUCK load current is no higher than 5 mA, the user can put PMU to SLEEP. In SLEEP PMU GND current is minimized, and LDO's and BUCK cannot be loaded with bigger current.

Product Folder Links: LP8720

There are 2 possibilities to use SLEEP:

- 1) Control via Serial Interface.
- 2) Control by DVS pin.



**DVS:** Dynamic Voltage Scaling allows using 2 voltage sets for BUCK. There are 2 possibilities to use DVS:

- 1) Control via Serial Interface.
- 2) Control by DVS pin.

**INTERRUPT:** If interrupt is not masked, the PMU forces IRQ\_N low if the temperature crosses the TSD\_EW limit (thermal shutdown early warning) or/and a thermal shutdown event has taken place. IRQ\_N is released by reading Interrupt register.

### **Power-On and Power-Off Sequences**



t<sub>BON</sub> 150 μs - Reference and bias turn ON. Min 100 μs max 200 μs.

t<sub>S</sub> 25 μs – time step. Time step accuracy is defined by OSC frequency accuracy.

- (1) STARTUP and SHUTDOWN sequences are defined by registers. Sequences given here are valid if there the registers are not rewritten via Serial Interface.
- (2) The timing showed here define time points when LDO's and BUCK are enabled/disabled. Enabling /disabling process duration depends on loading conditions. Buck startup duration is 140 µs for no load. LDO startup duration is no more than 35 µs. For details please see LDO's and BUCK Electrical Specifications.
- (3) LDO5 and BUCK are disabled. If LDO5 and/or BUCK are enabled via Serial Interface, and startup sequence is not changed via Serial interface, then LDO5 and BUCK are disabled with no delay from falling edge on EN pin.
- (4) At this time point registers 0x09 and 0x0C are reset to POR default values.
- (5) At this time point registers 0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07 and 0x08 are reset to POR default values.

Figure 2. Startup Sequence if DEFSEL=VBATT or DEFSEL=Hi-Z





 $t_{BON}$  150  $\mu s$  – Reference and bias turn ON. Min 100  $\mu s$  max 200  $\mu s$ .

t<sub>S</sub> 25 μs - time step. Time step accuracy is defined by OSC frequency accuracy.

- (1) STARTUP and SHUTDOWN sequences are defined by registers. Sequences given here are valid if there the registers are not rewritten via Serial Interface.
- (2) The timing showed here define time points when LDO's and BUCK are enabled/disabled. Enabling /disabling process duration depends on loading conditions. Buck startup duration is 140 µs for no load. LDO startup duration is no more than 35 µs. For details please see LDO's and BUCK Electrical Specifications.
- (3) LDO1, LDO2, LDO4, LDO5 and BUCK are disabled. If LDO1, LDO2, LDO4, LDO5 and/or BUCK are enabled via Serial Interface and startup sequence is not changed via Serial interface, then LDO1, LDO2, LDO4, LDO5 and BUCK are disabled with no delay from falling edge on EN-pin.
- (4) At this time point registers 0x09 and 0x0C are reset to POR default values.
- (5) At this time point registers 0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07 and 0x08 are reset to POR default values.

Figure 3. Startup Sequence if DEFSEL=GND

Table 1. Startup Sequence<sup>(1)</sup>

| DEFSEL | Startup Sequence                                                              | Shutdown Sequence                     |
|--------|-------------------------------------------------------------------------------|---------------------------------------|
| VBATT  | LDO1, 2, 3, 4 enable same time.<br>LDO5 and BUCK enable via Serial Interface. | In reverse order of startup sequence. |
| GND    | LDO3 enable.<br>LDO1, 2, 4, 5 and BUCK enable via Serial Interface .          | In reverse order of startup sequence. |
| Hi-Z   | LDO1, 2, 3, 4 enable same time.<br>LDO5 and BUCK enable via Serial Interface. | In reverse order of startup sequence. |

(1) When IDSEL= VBATT then slave address is 7h'7F. When IDSEL= floating (Hi-Z) then slave address is 7h'7C. When IDSEL= GND then slave address is 7h'7D.



# Table 2. Default Output Voltages (1)(2)

| Output | Max Current [mA] | Default output Voltage [V] and default ON/OFF if EN=HI |                           |             |  |  |
|--------|------------------|--------------------------------------------------------|---------------------------|-------------|--|--|
|        |                  | DEFSEL=VBATT                                           | DEFSEL=GND                | DEFSEL=Hi-Z |  |  |
| LDO1   | 300              | 3.0 ON                                                 | 3.0 OFF                   | 2.8 ON      |  |  |
| LDO2   | 300              | 2.6 ON                                                 | 3.0 OFF                   | 2.6 ON      |  |  |
| LDO3   | 300              | 1.8 ON                                                 | 2.6 ON                    | 1.8 ON      |  |  |
| LDO4   | 300              | 1.0 ON                                                 | 2.6 OFF                   | 1.2 ON      |  |  |
| LDO5   | 300              | 3.3 OFF                                                | 3.3 OFF                   | 3.3 OFF     |  |  |
| BUCK   | 400              | 1.0 OFF                                                | 1.2/1.3 <sup>1)</sup> OFF | 1.2 OFF     |  |  |

# Table 3. Control Register Map<sup>(1)</sup>

| Addr | Name Bit 7                        | Name Bit 7    | Bit 6          | Bit 5             | Bit 4             | Bit 3             | Bit 2               | Bit 1                 | Bit 0              |           | POR default<br>DEFSEL |           |
|------|-----------------------------------|---------------|----------------|-------------------|-------------------|-------------------|---------------------|-----------------------|--------------------|-----------|-----------------------|-----------|
|      |                                   |               |                |                   |                   |                   |                     |                       |                    | VBATT     | GND                   | Hi-Z      |
| 0x00 | GENERAL_<br>SETTINGS              |               |                |                   |                   |                   | EXT_DVS_<br>CONTROL | EXT_SLEEP_<br>CONTROL | SHORT_<br>TIMESTEP | 0000 0001 | 0000 0101             | 0000 0001 |
| 0x01 | LDO1_<br>SETTINGS                 | LDO1_<br>T[2] | LDO1_<br>T[1]  | LDO1_<br>T[0]     | LDO1_<br>V[4]     | LDO1_<br>V[3]     | LDO1_<br>V[2]       | LDO1_<br>V[1]         | LDO1_<br>V[0]      | 0111 1101 | 1111 1101             | 0111 1001 |
| 0x02 | LDO2_<br>SETTINGS                 | LDO2_<br>T[2] | LDO2_<br>T[1]  | LDO2_<br>T[0]     | LDO2_<br>V[4]     | LDO2_<br>V[3]     | LDO2_<br>V[2]       | LDO2_<br>V[1]         | LDO2_<br>V[0]      | 0111 0101 | 1111 1101             | 0111 0101 |
| 0x03 | LDO3_<br>SETTINGS                 | LDO3_<br>T[2] | LDO3_<br>T[1]  | LDO3_<br>T[0]     | LDO3_<br>V[4]     | LDO3_<br>V[3]     | LDO3_<br>V[2]       | LDO3_<br>V[1]         | LDO3_<br>V[0]      | 0110 1100 | 0111 0101             | 0110 1100 |
| 0x04 | LDO4_<br>SETTINGS                 | LDO4_<br>T[2] | LDO4_<br>T[1]  | LDO4_<br>T[0]     | LDO4_<br>V[4]     | LDO4_<br>V[3]     | LDO4_<br>V[2]       | LDO4_<br>V[1]         | LDO4_<br>V[0]      | 0110 0011 | 1111 1010             | 0110 0101 |
| 0x05 | LDO5_<br>SETTINGS                 | LDO5_<br>T[2] | LDO5_<br>T[1]  | LDO5_<br>T[0]     | LDO5_<br>V[4]     | LDO5_<br>V[3]     | LDO5_<br>V[2]       | LDO5_<br>V[1]         | LDO5_<br>V[0]      | 1111 1111 | 1111 1111             | 1111 1111 |
| 0x06 | BUCK_<br>SETTINGS1                | BUCK_<br>T[2] | BUCK_<br>T[1]  | BUCK_<br>T[0]     | BUCK_<br>V1[4]    | BUCK_<br>V1[3]    | BUCK_<br>V1[2]      | BUCK_<br>V1[1]        | BUCK_<br>V1[0]     | 1110 0101 | 1110 1011             | 1110 1001 |
| 0x07 | BUCK_<br>SETTINGS2                |               |                | FORCE_<br>PWM     | BUCK_<br>V2[4]    | BUCK_<br>V2[3]    | BUCK_<br>V2[2]      | BUCK_<br>V2[1]        | BUCK_<br>V2[0]     | 0000 0101 | 0000 1001             | 0000 1001 |
| 0x08 | ENABLE_<br>BITS                   | DVS_<br>V2/V1 | SLEEP_<br>MODE | BUCK_<br>EN       | LDO5_<br>EN       | LDO4_<br>EN       | LDO3_<br>EN         | LDO2_<br>EN           | LDO1_<br>EN        | 1000 1111 | 1000 0100             | 1000 1111 |
| 0x09 | PULLDOWN_<br>BITS                 | APU_<br>TSD   |                | BUCK_<br>PULLDOWN | LDO5_<br>PULLDOWN | LDO4_<br>PULLDOWN | LDO3_<br>PULLDOWN   | LDO2_<br>PULLDOWN     | LDO1_<br>PULLDOWN  | 0011 1111 | 0011 1111             | 0011 1111 |
| 0x0A | STATUS_<br>BITS                   |               |                |                   |                   |                   |                     | TSD                   | TSD_EW             | 0000 0000 | 0000 0000             | 0000 0000 |
| 0x0B | INTERRUPT_<br>BITS <sup>(2)</sup> |               |                |                   |                   |                   |                     | TSD_<br>INT           | TSD_EW_<br>INT     | 0000 0000 | 0000 0000             | 0000 0000 |
| 0x0C | INTERRUPT_<br>MASK <sup>(2)</sup> |               |                |                   |                   |                   |                     | TSD_<br>MASK          | TSD_EW_<br>MASK    | 0000 0011 | 0000 0011             | 0000 0011 |

When IDSEL= VBATT then slave address is 7h'7F. When IDSEL= floating (Hi-Z) then slave address is 7h'7C. When IDSEL= GND then slave address is 7h'7D.

Submit Documentation Feedback

Copyright © 2008-2013, Texas Instruments Incorporated

<sup>(1)</sup> BUCK voltage is 1.2V if DVS=LO and 1.3V if DVS=HI.(2) When IDSEL= VBATT then slave address is 7h'7F When IDSEL= floating (Hi-Z) then slave address is 7h'7C When IDSEL= GND then slave address is 7h'7D

Registers STATUS\_BITS 0x0A and INTERRUPT\_BITS 0x0B are read only.



# Table 4. Register 0x00

| EXT_DVS_CONTROL   | 1 – DVS pin control:                                                                                           |
|-------------------|----------------------------------------------------------------------------------------------------------------|
|                   | DVS = HI then BUCK_V1[4:0]                                                                                     |
|                   | DVS = LO then BUCK_V2[4:0]     O – Serial interface control:                                                   |
|                   | • DVS_V2/V1 = 1 then BUCK_V1[4:0]                                                                              |
|                   | • DVS_V2/V1 = 0 then BUCK_V2[4:0]                                                                              |
| EXT_SLEEP_CONTROL | 1 – DVS-pin control:                                                                                           |
|                   | DVS = HI then normal                                                                                           |
|                   | DVS = LO then SLEEP     O – Serial interface control:                                                          |
|                   | SLEEP_MODE = 0 then normal                                                                                     |
|                   | SLEEP_MODE = 1 then SLEEP                                                                                      |
| SHORT_TIMESTEP    | 1 – time step $t_S$ = 25 μs<br>0 – time step $t_S$ = 50 μs<br>By request time step 100 μs/200 μs is available. |

# Table 5. Registers 0x01 - 0x07

| LDO1_V[4:0]<br>LDO2_V[4:0]<br>LDO3_V[4:0]<br>LDO5_V[4:0]                               | 00000 - 1.20V<br>00001 - 1.25V<br>00010 - 1.30V<br>00011 - 1.35V<br>00100 - 1.40V<br>00101 - 1.45V<br>00110 - 1.50V<br>00111 - 1.55V | 01000 - 1.60V<br>01001 - 1.65V<br>01010 - 1.70V<br>01011 - 1.75V<br>01100 - 1.80V<br>01101 - 1.85V<br>01110 - 1.90V<br>01111 - 2.00V                                                                                     | 10000 - 2.10V<br>10001 - 2.20V<br>10010 - 2.30V<br>10011 - 2.40V<br>10100 - 2.50V<br>10101 - 2.60V<br>10110 - 2.65V<br>10111 - 2.70V                                               | 11000 - 2.75V<br>11001 - 2.80V<br>11010 - 2.85V<br>11011 - 2.90V<br>11100 - 2.95V<br>11101 - 3.00V<br>11110 - 3.10V<br>11111 - 3.30V |  |
|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|
| LDO4_V[4:0]                                                                            | 00000 - 0.80V<br>00001 - 0.85V<br>00010 - 0.90V<br>00011 - 1.00V<br>00100 - 1.10V<br>00101 - 1.20V<br>00110 - 1.25V<br>00111 - 1.30V | 01000 - 1.35V<br>01001 - 1.40V<br>01010 - 1.45V<br>01011 - 1.50V<br>01100 - 1.55V<br>01101 - 1.60V<br>01110 - 1.65V<br>01111 - 1.70V                                                                                     | 10000 - 1.75V<br>10001 - 1.80V<br>10010 - 1.85V<br>10011 - 1.90V<br>10100 - 2.00V<br>10101 - 2.10V<br>10110 - 2.20V<br>10111 - 2.30V                                               | 11000 - 2.40V<br>11001 - 2.50V<br>11010 - 2.60V<br>11011 - 2.65V<br>11100 - 2.70V<br>11101 - 2.75V<br>11110 - 2.80V<br>11111 - 2.85V |  |
| BUCK_V1[4:0] BUCK_V2[4:0]                                                              | 0000 External resistor divider 00001 – 0.80V 00010 – 0.85V 00011 – 0.90V 00100 – 0.95V 00101 – 1.00V 00110 – 1.05V 00111 – 1.10V     | 01000 - 1.15V<br>01001 - 1.20V<br>01010 - 1.25V<br>01011 - 1.30V<br>01100 - 1.35V<br>01101 - 1.40V<br>01110 - 1.45V<br>01111 - 1.50V                                                                                     | 10000 - 1.55V<br>10001 - 1.60V<br>10010 - 1.65V<br>10011 - 1.70V<br>10100 - 1.75V<br>10101 - 1.80V<br>10110 - 1.85V<br>10111 - 1.90V                                               | 11000 - 1.95V<br>11001 - 2.00V<br>11010 - 2.05V<br>11011 - 2.10V<br>11100 - 2.15V<br>11101 - 2.20V<br>11110 - 2.25V<br>11111 - 2.30V |  |
| LDO1_T[2:0]<br>LDO2_T[2:0]<br>LDO3_T[2:0]<br>LDO4_T[2:0]<br>LDO5_T[2:0]<br>BUCK_T[2:0] |                                                                                                                                      |                                                                                                                                                                                                                          | 100 – startup delay = 4 * time step t <sub>S</sub><br>101 – startup delay = 5 * time step t <sub>S</sub><br>110 – startup delay = 6 * time step t <sub>S</sub><br>111 – NO startup |                                                                                                                                      |  |
| FORCE_PWM                                                                              | 1 – Buck is forced to work                                                                                                           | For proper startup operation "111 NO startup" should have corresponding bit in ENABLE_BITS register 0x08 set to 0 (disable).  1 – Buck is forced to work in PWM mode 0 – Buck works in automatic PFM/PWM selection mode. |                                                                                                                                                                                    |                                                                                                                                      |  |



# Table 6. Register 0x08

| LDO1_EN LDO2_EN LDO3_EN<br>LDO4_EN LDO5_EN BUCK_EN | In STANDBY mode 1 – During next startup sequence will be enabled. 0 – During next startup sequence will be NOT enabled. For proper operation output having "111 NO startup" should have corresponding enable bit 0 (disable). | In IDLE mode the bit has immediate effect.  1 – Enable 0 – Disable |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| SLEEP_MODE                                         | 1 – SLEEP<br>0 – normal<br>This bit has effect only if EXT_SLEEP_CONTROL=0 (register 0x0                                                                                                                                      | 00)                                                                |
| DVS_V2/V1                                          | 1 – buck voltage is BUCK_V1[4:0]<br>0 – buck voltage is BUCK_V2[4:0]<br>This bit has effect only if EXT_DVS_CONTROL=0 (register 0x00)                                                                                         |                                                                    |

## Table 7. Register 0x09

| LDO1_PULLDOWN LDO2_PULLDOWN LDO3_PULLDOWN LDO4_PULLDOWN LDO5_PULLDOWN BUCK_PULLDOWN | 1 – pull-down enabled<br>0 – pull-down disabled                                                                                                                                                                                                                                                                                           |
|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| APU_TSD                                                                             | This bit defines either to reset registers or not before LP8720 automatically starts startup sequence from Thermal Shutdown after cooling down if EN-pin is High.  1 – No change to registers – registers content stays the same as before Thermal Shutdown.  0 – Reset registers to default values before startup from Thermal Shutdown. |

# Table 8. Register 0x0A (Read Only)

| TSD    | 1 – device is in Thermal Shutdown.<br>0 – device is NOT in Thermal Shutdown .                                                                                                               |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TSD_EW | <ul> <li>1 – device temperature is higher than Thermal Shutdown Early Warning threshold.</li> <li>0 – device temperature is lower than Thermal Shutdown Early Warning threshold.</li> </ul> |

# Table 9. Register 0x0B (Read Only)

| TSD_INT | 1 – Interrupt that was caused by Thermal Shutdown 0 – No Interrupt that was caused by Thermal Shutdown                             |
|---------|------------------------------------------------------------------------------------------------------------------------------------|
| TSD_EW  | 1 – Interrupt that was caused by Thermal Shutdown Early Warning 0 – No Interrupt that was caused by Thermal Shutdown Early Warning |

## Table 10. Register 0x0C

| TSD_MASK    | 1 – TSD interrupt is masked<br>0 – TSD interrupt is NOT masked       |
|-------------|----------------------------------------------------------------------|
| TSD_EW_MASK | 1 – TSD_EW interrupt is masked<br>0 – TSD_EW interrupt is NOT masked |

# **Support Functions**

### Reference

The LP8720 has an internal reference block creating all necessary references and biasing for all blocks.

## Oscillator

There is an internal oscillator giving clock to the bucks and to logic control.

| Parameter            | Тур | Min | Max | Unit |
|----------------------|-----|-----|-----|------|
| Oscillator frequency | 2.0 | 1.9 | 2.1 | MHz  |



#### **Thermal Shutdown**

The Thermal Shutdown (TSD) function monitors the chip temperature to protect the chip from temperature damage caused eg. by excessive power dissipation. The temperature monitoring function has two threshold values, TSD and TSD EW, that result in protective actions.

When TSD\_EW +125°C is exceeded, IRQ\_N is set to low, and "1" is written to the TSD\_EW bit in both the STATUS register and in INTERRUPT register.

If the temperature exceeds TSD +160°C, then PMU initiates Emergency Shutdown.

The POWER-UP operation after Thermal Shutdown can be initiated only after the chip has cooled down to the +115°C threshold.

| Parameter                        | Тур | Unit |
|----------------------------------|-----|------|
| TSD <sup>(1)</sup>               | 160 | °C   |
| TSD_EW <sup>(1)</sup>            | 125 | °C   |
| TSD_EW Hysteresis <sup>(1)</sup> | 10  | °C   |

#### (1) Ensured by design.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# Absolute Maximum Ratings (1)(2)(3)

| V <sub>BATT</sub> = VINB, VBATT                                         | -0.3V to +6V                              |
|-------------------------------------------------------------------------|-------------------------------------------|
| VIN1, VIN2                                                              | -0.3V to V <sub>BATT</sub> +0.15V, max 6V |
| All other pins                                                          | -0.3V to V <sub>BATT</sub> +0.3V, max 6V  |
| Junction Temperature (TJ-MAX)                                           | 150°C                                     |
| Storage Temperature                                                     | -40 to 150°C                              |
| Maximum Continuous Power Dissipation, P <sub>D-MAX</sub> <sup>(4)</sup> | 1.75 W                                    |
| ESD <sup>(5)</sup>                                                      | 2 kV HBM                                  |
| E30**/                                                                  | 200V MM                                   |

- (1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply ensured performance limits. For specified performance limits and associated test conditions, see the Electrical Characteristics tables.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- 3) All voltages are with respect to the potential at the GND pin.
- (4) The Absolute Maximum power dissipation depends on the ambient temperature and can be calculated using the formula P = (T<sub>J</sub> T<sub>A</sub>)/θ<sub>JA</sub>, (eq. 1) where T<sub>J</sub> is the junction temperature, T<sub>A</sub> is the ambient temperature, and θ<sub>JA</sub> is the junction-to-ambient thermal resistance. The 1.75-W rating appearing under Absolute Maximum Ratings results from substituting the Absolute Maximum junction temperature, 150°C for T<sub>J</sub>, 70°C for T<sub>A</sub>, and 45°C/W for θ<sub>JA</sub>. More power can be dissipated safely at ambient temperatures below 70°C. Less power can be dissipated safely at ambient temperatures above 70°C. The Absolute Maximum power dissipation can be increased by 22 mW for each degree below 70°C, and it must be de-rated by 22 mW for each degree above 70°C.
- (5) The human-body model is 100 pF discharged through 1.5 kΩ. The machine model is a 200-pF capacitor discharged directly into each pin, MIL-STD-883 3015.7.



# Operating Ratings<sup>(1)(2)</sup>

| V <sub>BATT</sub> = VINB, VBATT                                  | 2.7 to 4.5V               |
|------------------------------------------------------------------|---------------------------|
| VIN1, VIN2                                                       | 2.5V to V <sub>BATT</sub> |
| All input-only pins                                              | 0V to V <sub>BATT</sub>   |
| Junction Temperature (T <sub>J</sub> )                           | -40 to 125°C              |
| Ambient Temperature (T <sub>A</sub> )                            | -40 to 85°C               |
| Maximum Power Dissipation (T <sub>A</sub> = 70°C) <sup>(3)</sup> | 1.2 W                     |

- (1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply ensured performance limits. For specified performance limits and associated test conditions, see the Electrical Characteristics tables.
- (2) All voltages are with respect to the potential at the GND pin.
- (3) Like the Absolute Maximum power dissipation, the maximum power dissipation for operation depends on the ambient temperature. The 1.2W rating for DSBGA 20 appearing under Operating Ratings results from substituting the maximum junction temperature for operation, 125°C, for T<sub>J</sub>, 70°C for T<sub>A</sub>, and 45°C/W for θ<sub>JA</sub> into (eg. 1) above. More power can be dissipated at ambient temperatures below 70°C. Less power can be dissipated at ambient temperatures above 70°C. The maximum power dissipation for operation can be increased by 22mW for each degree below 70°C, and it must be de-rated by 22 mW for each degree above 70°C.

# Thermal Properties<sup>(1)</sup>

| Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ) (Jedec Standard Thermal PCB) | 45°C/W |
|---------------------------------------------------------------------------------------|--------|
| 20-bump DSBGA package                                                                 |        |

<sup>(1)</sup> Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design.

## **Current Consumption**

Unless otherwise noted,  $V_{VBATT} = V_{VINB} = V_{VIN1} = V_{VIN2} = 3.6V$ , GND = GNDB = 0V,  $C_{VBATT} = C_{VIN1} = C_{VIN2} = 2.2 \,\mu\text{F}$ ,  $C_{VINB} = 10 \,\mu\text{F}$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}\text{C}$ . Limits appearing in **boldface** type apply over the entire junction temperature range for operation,  $T_J = -40$  to  $+125^{\circ}\text{C}^{(1)}$ 

| Parameter               |                                           | Took Conditions                   | T   | Limit   |     | 1114  |
|-------------------------|-------------------------------------------|-----------------------------------|-----|---------|-----|-------|
|                         |                                           | Test Conditions                   | Тур | Typ Min |     | Units |
| I <sub>Q(STANDBY)</sub> | Battery Standby Current                   | V <sub>BATT</sub> = 3.6V          | 0.7 |         | 5   | μΑ    |
| I <sub>Q(SLEEP)</sub>   | Battery Current in SLEEP<br>Mode @ 0 load | BUCK and all LDO's enabled        | 190 |         | 270 | μA    |
| I <sub>Q(SLEEP)</sub>   | Battery Current in SLEEP<br>Mode @ 0 load | LDO1, LDO2, LDO3 and LDO4 enabled | 170 |         |     | μА    |
| I <sub>Q(SLEEP)</sub>   | Battery Current in SLEEP<br>Mode @ 0 load | LDO3 enabled                      | 100 |         | 150 | μА    |
| I <sub>Q(SLEEP)</sub>   | Battery Current in SLEEP<br>Mode @ 0 load | LDO1 and BUCK enabled             | 100 |         |     | μА    |
| IQ                      | Battery Current @ 0 load                  | BUCK and all LDO's enabled        | 270 |         | 400 | μA    |
| IQ                      | Battery Current @ 0 load                  | LDO1, LDO2, LDO3 and LDO4 enabled | 230 |         |     | μA    |
| IQ                      | Battery Current @ 0 load                  | LDO3 enabled                      | 120 |         | 200 | μA    |
| IQ                      | Battery Current @ 0 load                  | LDO1 and BUCK enabled             | 120 |         |     | μA    |

(1) All limits are specified. All electrical characteristics having room-temperature limits are tested during production with T<sub>J</sub> = 25°C. All hot and cold limits are ensured by correlating the electrical characteristics to process and temperature variations and applying statistical process control.



#### Power-On Reset(1)

Unless otherwise noted,  $V_{VBATT} = V_{VINB} = V_{VIN1} = V_{VIN2} = 3.6V$ , GND = GNDB = 0V,  $C_{VBATT} = C_{VIN1} = C_{VIN2} = 2.2 \mu F$ ,  $C_{VINB} = 10 \mu F$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}C$ . Limits appearing in **boldface** type apply over the entire junction temperature range for operation,  $T_{J} = -40$  to  $+125^{\circ}C$ .

|                     | Davamatar            | Test Conditions                           | Turn | Limit |     | Units |
|---------------------|----------------------|-------------------------------------------|------|-------|-----|-------|
|                     | Parameter            | rest Conditions                           | Тур  | Min   | Max | Units |
| V <sub>POR_HI</sub> | POR higher threshold | V <sub>VBATT</sub> rising                 | 2.2  | 2.0   | 2.4 | V     |
| V <sub>POR_LO</sub> | POR lower threshold  | V <sub>VBATT</sub> falling <sup>(2)</sup> | 1.4  |       |     | V     |

<sup>(1)</sup> All limits are specified. All electrical characteristics having room-temperature limits are tested during production with T<sub>J</sub> = 25°C. All hot and cold limits are ensured by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

## **Logic and Control**

Unless otherwise noted,  $V_{VBATT} = V_{VINB} = V_{VIN1} = V_{VIN2} = 3.6V$ , GND=GNDB=0V,  $C_{VBATT} = C_{VIN1} = C_{VIN2} = 2.2 \,\mu$ F,  $C_{VINB} = 10 \,\mu$ F. Typical values and limits appearing in normal type apply for  $T_J$ =25°C. Limits appearing in **boldface** type apply over the entire junction temperature range for operation.  $T_I = -40 \, \text{to} + 125 \, \text{°C}^{(1)}$ 

| Parameter |                      | Took Conditions                     |     | mit |     |       |
|-----------|----------------------|-------------------------------------|-----|-----|-----|-------|
|           |                      | Test Conditions                     | Тур | Min | Max | Units |
| Logic and | d Control Inputs     |                                     |     |     |     |       |
| VIL       | Input Low Level      | EN, SCL, SDA, DVS                   |     |     | 0.4 | V     |
| VIH       | Input High Level     | EN, SCL, SDA, DVS                   |     | 1.2 |     | V     |
| IIL       | Input Current        | All logic inputs                    |     | -5  | +5  | μΑ    |
| RPD       | Pull-Down Resistance | From EN to GND                      | 550 | 300 | 900 | kΩ    |
| Logic and | d Control Outputs    |                                     |     |     |     |       |
| VOL       | Output Low Level     | IRQ_N, SDA, I <sub>OUT</sub> = 2 mA |     |     | 0.4 | V     |
| VOH       | Output High Level    | IRQ_N, SDA are Open drain outputs.  |     | NA  |     | μA    |

<sup>(1)</sup> All limits are specified. All electrical characteristics having room-temperature limits are tested during production with T<sub>J</sub> = 25°C. All hot and cold limits are ensured by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

#### **Buck Converter**

Unless otherwise noted,  $V_{VBATT} = V_{VINB} = V_{VIN1} = V_{VIN2} = 3.6V$ , GND = GNDB = 0V,  $C_{VBATT} = C_{VIN1} = C_{VIN2} = 2.2 \,\mu\text{F}$ ,  $C_{VINB} = 10 \,\mu\text{F}$ . Typical values and limits appearing in normal type apply for  $T_J$ =25°C. Limits appearing in **boldface** type apply over the entire junction temperature range for operation,  $T_J$ = -40 to +125°C(1)(2)

| Parameter             |                                                                          | Took Conditions                                         | T    | Limit |       | Unita |
|-----------------------|--------------------------------------------------------------------------|---------------------------------------------------------|------|-------|-------|-------|
|                       | Parameter                                                                | Test Conditions                                         | Тур  | Min   | Max   | Units |
| V <sub>FB</sub>       | Feedback Voltage                                                         | 3.0V ≤ V <sub>IN</sub> ≤ 4.5V external resistor divider | 0.5  | 0.485 | 0.515 | V     |
| V <sub>BUCK</sub>     | Output Voltage, PWM Mode                                                 | 3.0V ≤ V <sub>IN</sub> ≤ 4.5V                           | 1.2  | 1.164 | 1.236 | V     |
| V <sub>VOUT,PFM</sub> | Output Voltage regulation in PFM mode relative to regulation in PWM mode | See (3)                                                 | 1.5% |       |       |       |
| V <sub>OUT</sub>      | Line Regulation                                                          | $3.0V \le V_{IN} \le 4.5V$<br>$I_{OUT} = 10 \text{ mA}$ | 0.14 |       |       | %/V   |
| V <sub>OUT</sub>      | Load Regulation                                                          | 100mA ≤ I <sub>OUT</sub> ≤ 300mA                        | 0.09 |       |       | %/mA  |
| I <sub>LIM_PWM</sub>  | Switch Peak Current Limit                                                | PWM Mode @ 400 mA<br>3.0V ≤ V <sub>IN</sub> ≤ 4.5V      | 900  | 500   |       | mA    |
| R <sub>DSON(P)</sub>  | P channel FET on resistance                                              | V <sub>IN</sub> = 3.6V, I <sub>D</sub> = 100 mA         | 310  |       | 500   | mΩ    |
| R <sub>DSON(N)</sub>  | N channel FET on resistance                                              |                                                         | 160  |       | 300   | mΩ    |

<sup>(1)</sup> All limits are specified. All electrical characteristics having room-temperature limits are tested during production with T<sub>J</sub> = 25°C. All hot and cold limits are ensured by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

<sup>(2)</sup> Ensured by design.

Ensured for output voltages no less than 1.0V

<sup>(3)</sup> Ensured by design.



#### **Buck Converter (continued)**

Unless otherwise noted,  $V_{VBATT} = V_{VINB} = V_{VIN1} = V_{VIN2} = 3.6V$ , GND = GNDB = 0V,  $C_{VBATT} = C_{VIN1} = C_{VIN2} = 2.2 \,\mu\text{F}$ ,  $C_{VINB} = 10 \,\mu\text{F}$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}\text{C}$ . Limits appearing in **boldface** type apply over the entire junction temperature range for operation,  $T_J = -40$  to  $+125^{\circ}\text{C}^{(1)(2)}$ 

|                   | Danamatan                     | Took Conditions                                                 | T   | Limit             |                   | Unita |  |
|-------------------|-------------------------------|-----------------------------------------------------------------|-----|-------------------|-------------------|-------|--|
|                   | Parameter                     | Test Conditions                                                 | Тур | Min               | Max               | Units |  |
| f <sub>OSC</sub>  | Internal Oscillator Frequency | PWM Mode                                                        | 2   | 1.9<br><b>1.7</b> | 2.1<br><b>2.3</b> | MHz   |  |
| Efficiency        |                               | $I_{OUT} = 5$ mA, PFM-mode<br>$V_{OUT} = 1.2V^{(3)}$            | 88% |                   |                   |       |  |
|                   |                               | $I_{OUT}$ = 200 mA, PWM-mode<br>$V_{OUT}$ = 1.2V <sup>(3)</sup> | 90% |                   |                   |       |  |
| T <sub>STUP</sub> | Startup Time                  | $I_{OUT} = 0, V_{OUT} = 1.2V^{(3)}$                             | 140 |                   |                   | μs    |  |

Table 11. Buck Output Voltage Programming in Register 0x06 and 0x07

| BUCK1_Vx | V <sub>OUT</sub>          | BUCK1_Vx | V <sub>OUT</sub> |
|----------|---------------------------|----------|------------------|
| 5h'00    | External resistor divider | 5h'10    | 1.55             |
| 5h'01    | 0.80                      | 5h'11    | 1.60             |
| 5h'02    | 0.85                      | 5h'12    | 1.65             |
| 5h'03    | 0.90                      | 5h'13    | 1.70             |
| 5h'04    | 0.95                      | 5h'14    | 1.75             |
| 5h'05    | 1.00                      | 5h'15    | 1.80             |
| 5h'06    | 1.05                      | 5h'16    | 1.85             |
| 5h'07    | 1.10                      | 5h'17    | 1.90             |
| 5h'08    | 1.15                      | 5h'18    | 1.95             |
| 5h'09    | 1.20                      | 5h'19    | 2.00             |
| 5h'0A    | 1.25                      | 5h'1A    | 2.05             |
| 5h'0B    | 1.30                      | 5h'1B    | 2.10             |
| 5h'0C    | 1.35                      | 5h'1C    | 2.15             |
| 5h'0D    | 1.40                      | 5h'1D    | 2.20             |
| 5h'0E    | 1.45                      | 5h'1E    | 2.25             |
| 5h'0F    | 1.50                      | 5h'1F    | 2.30             |

#### **Output Voltage Selection Using External Resistor Divider**

Buck1 output voltage can be programmed via the selection of the external feedback resistor network.



 $V_{OUT}$  will be adjusted to make the voltage at FB equal to 0.5V. The resistor from FB to ground  $R_{FB2}$  should be around 200 k $\Omega$  to keep the current drawn through the resistor network to a minimum but large enough that it is not susceptible to noise. With  $R_{FB2}$ = 200 k $\Omega$  and  $V_{FB}$  at 0.5V, the current through the resistor feedback network will be 2.5  $\mu$ A.



The formula for output voltage selection is

$$V_{OUT} = V_{FB} x \left( 1 + \frac{R_{FB1}}{R_{FB2}} \right)$$

• V<sub>OUT</sub> – output voltage

For any out voltage greater than or equal to 0.8V a transfer function zero should be added by the addition of a capacitor C1. The formula for calculation of C1 is:

C1 = 
$$\frac{1}{(2 \times \pi \times R_{FB1} \times 45 \times 10^3)}$$
 (2)

For recommended component values see the table below.

| V <sub>OUT</sub> [V] | R <sub>FB1</sub> [kΩ] | R <sub>FB2</sub> [kΩ] | C1 [pF] | L [µH] | C <sub>OUT</sub> [μF] |
|----------------------|-----------------------|-----------------------|---------|--------|-----------------------|
| 1.0                  | 200                   | 200                   | 18      | 2.2    | 10                    |
| 1.2                  | 280                   | 200                   | 12      | 2.2    | 10                    |
| 1.4                  | 360                   | 200                   | 10      | 2.2    | 10                    |
| 1.5                  | 360                   | 180                   | 10      | 2.2    | 10                    |
| 1.6                  | 440                   | 200                   | 8.2     | 2.2    | 10                    |
| 1.85                 | 540                   | 200                   | 6.8     | 2.2    | 10                    |

#### LDO's

There are, all together, 5 LDO's in the LP8720 grouped as:

- A-type LDO's (LDO2, 3)
- D-type LDO's (LDO1, 5)
- LO-type LDO (LDO 4)

The A-type LDO's are optimized for supplying of analog loads and have ultra low noise (15 µV<sub>RMS</sub>) and excellent PSRR (70 dB) performance.

The D-type LDO's are optimized for good dynamic performance to supply different fast changing (digital) loads.

The LO-type LDO is optimized for low output voltage and for good dynamic performance to supply different fast changing (digital) loads.

All LDO's can be programmed through serial interface for 32 different output voltage values, which are summarized in the Ouput Voltage Programming tables below.

At the PMU power on, LDO's start up according to the selected startup sequence, and the default voltages after startup sequence depend on startup setup. See section Power-On and Power-Off Sequences for details.

For stability all LDO's have to be connected to output an external capacitor C<sub>OUT</sub> with recommended value of 1 μF. It is important to select the type of capacitor which capacitance will in no case (voltage, temperature, etc) be outside of limits specified in the LDO Electrical Characteristics.

Copyright © 2008-2013, Texas Instruments Incorporated



# Table 12. LDO1, 2, 3 and 5 Output Voltage Programming

| Data Code LDOx_V | LDOx [V] | Data Code LDOx_V | LDOx [V] |
|------------------|----------|------------------|----------|
| 5h'00            | 1.20     | 5h'10            | 2.10     |
| 5h'01            | 1.25     | 5h'11            | 2.20     |
| 5h'02            | 1.30     | 5h'12            | 2.30     |
| 5h'03            | 1.35     | 5h'13            | 2.40     |
| 5h'04            | 1.40     | 5h'14            | 2.50     |
| 5h'05            | 1.45     | 5h'15            | 2.60     |
| 5h'06            | 1.50     | 5h'16            | 2.65     |
| 5h'07            | 1.55     | 5h'17            | 2.70     |
| 5h'08            | 1.60     | 5h'18            | 2.75     |
| 5h'09            | 1.65     | 5h'19            | 2.80     |
| 5h'0A            | 1.70     | 5h'1A            | 2.85     |
| 5h'0B            | 1.75     | 5h'1B            | 2.90     |
| 5h'0C            | 1.80     | 5h'1C            | 2.95     |
| 5h'0D            | 1.85     | 5h'1D            | 3.00     |
| 5h'0E            | 1.90     | 5h'1E            | 3.10     |
| 5h'0F            | 2.00     | 5h'1F            | 3.30     |

# **Table 13. LDO4 Output Voltage Programming**

| Data Code LDO4_V | LDO4 [V] | Data Code LDO4_V | LDO4 [V] |
|------------------|----------|------------------|----------|
| 5h'00            | 0.80     | 5h'10            | 1.75     |
| 5h'01            | 0.85     | 5h'11            | 1.80     |
| 5h'02            | 0.90     | 5h'12            | 1.85     |
| 5h'03            | 1.00     | 5h'13            | 1.90     |
| 5h'04            | 1.10     | 5h'14            | 2.00     |
| 5h'05            | 1.20     | 5h'15            | 2.10     |
| 5h'06            | 1.25     | 5h'16            | 2.20     |
| 5h'07            | 1.30     | 5h'17            | 2.30     |
| 5h'08            | 1.35     | 5h'18            | 2.40     |
| 5h'09            | 1.40     | 5h'19            | 2.50     |
| 5h'0A            | 1.45     | 5h'1A            | 2.60     |
| 5h'0B            | 1.50     | 5h'1B            | 2.65     |
| 5h'0C            | 1.55     | 5h'1C            | 2.70     |
| 5h'0D            | 1.60     | 5h'1D            | 2.75     |
| 5h'0E            | 1.65     | 5h'1E            | 2.80     |
| 5h'0F            | 1.70     | 5h'1F            | 2.85     |



# **A-Type LDO Electrical Characteristics**

Unless otherwise noted,  $V_{VBATT} = V_{VINB} = V_{VIN1} = V_{VIN2} = 3.6V$ , GND = GNDB = 0V,  $C_{VBATT} = C_{VIN1} = C_{VIN2} = 2.2 \,\mu\text{F}$ ,  $C_{VINB} = 10 \,\mu\text{F}$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}\text{C}$ . Limits appearing in **boldface** type apply over the entire junction temperature range for operation,  $T_J = -40$  to  $+125^{\circ}\text{C}^{(1)}$ 

|                        | D                                         | Toot Conditions                                                              |      | <b>T</b> | Li  | l Inita |               |
|------------------------|-------------------------------------------|------------------------------------------------------------------------------|------|----------|-----|---------|---------------|
|                        | Parameter                                 | Test Conditions                                                              | LDO# | Тур      | Min | Max     | Units         |
| V <sub>OUT</sub>       | Output Voltage Accuracy                   | I <sub>OUT</sub> = 1mA, V <sub>OUT</sub> = 2.85V                             | 0.0  |          | -2% | +2%     |               |
|                        |                                           |                                                                              | 2,3  |          | -3% | +3%     |               |
| I <sub>SC</sub>        | Output Current Limit                      | V <sub>OUT</sub> = 0V                                                        | 2,3  | 600      |     |         | mA            |
| $V_{DO}$               | Dropout Voltage                           | $I_{OUT} = I_{MAX}^{(2)}$                                                    | 2,3  | 200      |     | 400     | mV            |
| ΔV <sub>OUT</sub>      | Line Regulation                           | $V_{OUT} + 0.5V \le V_{IN} \le 4.5V$<br>$I_{OUT} = I_{MAX}$                  | 2,3  | 1        |     |         | mV            |
|                        | Load Regulation                           | 1 mA ≤ I <sub>OUT</sub> ≤ I <sub>MAX</sub>                                   | 2,3  | 5        |     |         | mV            |
| e <sub>N</sub>         | Output Noise Voltage                      | 10Hz ≤ f ≤ 100kHz $C_{OUT} = 1 \mu F^{(3)}$                                  | 2,3  | 15       |     |         | $\mu V_{RMS}$ |
| PSRR                   | Power Supply Ripple<br>Rejection Ratio    | $f = 10 \text{ kHz}, C_{OUT} = 1 \mu\text{F}, I_{OUT} = 20 \text{ mA}^{(3)}$ | 2,3  | 70       |     |         | dB            |
| t <sub>startup</sub>   | Startup Time from Shutdown                | $C_{OUT} = 1 \mu F$ , $I_{OUT} = I_{MAX}^{(3)}$                              | 2,3  | 35       |     |         | μs            |
| V <sub>Transient</sub> | Startup Transient Overshoot               | $C_{OUT} = 1 \mu F, I_{OUT} = I_{MAX}^{(3)}$                                 | 2,3  |          |     | 30      | mV            |
| C <sub>OUT</sub>       | External output capacitance for stability |                                                                              | 2,3  | 1.0      | 0.5 | 20      | μF            |

- (1) All limits are specified. All electrical characteristics having room-temperature limits are tested during production with T<sub>J</sub> = 25°C. All hot and cold limits are ensured by correlating the electrical characteristics to process and temperature variations and applying statistical process control.
- (2) Dropout voltage is the input-to-output voltage difference at which the output voltage is 100mV below its nominal value. This specification does not apply in cases it implies operation with an input voltage below the 2.5V minimum appearing under Operating Ratings. For example, this specification does not apply for devices having 1.5V outputs because the specification would imply operation with an input voltage at or about 1.5V.
- (3) Ensured by design.

# **D-Type and LO-Type LDO Electrical Characteristics**

Unless otherwise noted,  $V_{VBATT} = V_{VINB} = V_{VIN1} = V_{VIN2} = 3.6V$ , GND = GNDB = 0V,  $C_{VBATT} = C_{VIN1} = C_{VIN2} = 2.2 \,\mu\text{F}$ ,  $C_{VINB} = 10 \,\mu\text{F}$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}\text{C}$ . Limits appearing in **boldface** type apply over the entire junction temperature range for operation,  $T_J = -40$  to  $+125^{\circ}\text{C}^{(1)}$ 

|                  | Barrantan               | Total Complisions                                           | 1.00# | <b>T</b> | Li  | mit | 1114          |
|------------------|-------------------------|-------------------------------------------------------------|-------|----------|-----|-----|---------------|
|                  | Parameter               | Test Conditions                                             | LDO#  | Тур      | Min | Max | Units         |
| V <sub>OUT</sub> | Output Voltage Accuracy | I <sub>OUT</sub> = 1mA, V <sub>OUT</sub> = 2.85V            | 4.5   |          | -2% | +2% |               |
|                  |                         |                                                             | 1,5   |          | -3% | +3% |               |
|                  |                         | $I_{OUT} = 1$ mA, $V_{OUT} = 1.20$ V                        | 4     |          | -2% | +2% |               |
|                  |                         |                                                             | 4     |          | -3% | +3% |               |
|                  |                         | $I_{OUT} = 1$ mA, $V_{OUT} = 2.60$ V                        | 4     |          | -3% | +3% |               |
|                  |                         |                                                             | 4     |          | -4% | +4% |               |
| I <sub>SC</sub>  | Output Current Limit    | V <sub>OUT</sub> = 0V                                       | 1,4,5 | 600      |     |     | mA            |
| $V_{DO}$         | Dropout Voltage         | $I_{OUT} = I_{MAX}^{(2)}$                                   | 1,4,5 | 190      |     | 400 | mV            |
| $\Delta V_{OUT}$ | Line Regulation         | $V_{OUT} + 0.5V \le V_{IN} \le 4.5V$<br>$I_{OUT} = I_{MAX}$ | 1,4,5 | 2        |     |     | mV            |
|                  | Load Regulation         | 1mA ≤ I <sub>OUT</sub> ≤ I <sub>MAX</sub>                   | 1,4,5 | 5        |     |     | mV            |
| e <sub>N</sub>   | Output Noise Voltage    | 10Hz ≤ f ≤ 100kHz, $C_{OUT} = 1 \mu F^{(3)}$                | 1,4,5 | 100      |     |     | $\mu V_{RMS}$ |

<sup>(1)</sup> All limits are specified. All electrical characteristics having room-temperature limits are tested during production with T<sub>J</sub> = 25°C. All hot and cold limits are ensured by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

<sup>(2)</sup> Dropout voltage is the input-to-output voltage difference at which the output voltage is 100mV below its nominal value. This specification does not apply in cases it implies operation with an input voltage below the 2.5V minimum appearing under Operating Ratings. For example, this specification does not apply for devices having 1.5V outputs because the specification would imply operation with an input voltage at or about 1.5V.

<sup>(3)</sup> Ensured by design.



# **D-Type and LO-Type LDO Electrical Characteristics (continued)**

Unless otherwise noted,  $V_{VBATT} = V_{VINB} = V_{VIN1} = V_{VIN2} = 3.6V$ , GND = GNDB = 0V,  $C_{VBATT} = C_{VIN1} = C_{VIN2} = 2.2 \,\mu\text{F}$ ,  $C_{VINB} = 10 \,\mu\text{F}$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}\text{C}$ . Limits appearing in **boldface** type apply over the entire junction temperature range for operation,  $T_J = -40$  to  $+125^{\circ}\text{C}^{(1)}$ 

|                        | Donomoton.                                | Took Conditions                                                              | 1.00#                | T   | Lir    | Units |    |
|------------------------|-------------------------------------------|------------------------------------------------------------------------------|----------------------|-----|--------|-------|----|
|                        | Parameter                                 | Test Conditions                                                              | ons LDO# Typ Min Max |     | Ullits |       |    |
| PSRR                   | Power Supply Ripple<br>Rejection Ratio    | $f = 10 \text{ kHz}, C_{OUT} = 1 \mu\text{F}, I_{OUT} = 20 \text{ mA}^{(3)}$ | 1,4,5                | 55  |        |       | dB |
| t <sub>startup</sub>   | Startup Time from Shutdown                | $C_{OUT} = 1 \mu F$ , $I_{OUT} = I_{MAX}^{(3)}$                              | 1,4,5                | 35  |        |       | μs |
| V <sub>Transient</sub> | Startup Transient Overshoot               | $C_{OUT} = 1\mu F$ , $I_{OUT} = I_{MAX}^{(3)}$                               | 1,4,5                |     |        | 30    | mV |
| C <sub>OUT</sub>       | External output capacitance for stability |                                                                              | 1,4,5                | 1.0 | 0.5    | 20    | μF |

#### **Serial Interface**

Unless otherwise noted,  $V_{VBATT} = V_{VINB} = V_{VIN1} = V_{VIN2} = 3.6V$ , GND = GNDB = 0V,  $C_{VBATT} = C_{VIN1} = C_{VIN2} = 2.2 \mu F$ ,  $C_{VINB} = 10 \mu F$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}C$ . Limits appearing in **boldface** type apply over the entire junction temperature range for operation,  $T_J = -40$  to  $+125^{\circ}C^{(1)(2)}$ 

|                        | Parameter                                                                                              | Test Conditions | Tun | Lii | Unit |     |
|------------------------|--------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|-----|
|                        | Parameter                                                                                              | rest Conditions | Тур | Min | Max  | s   |
| f <sub>CLK</sub>       | Clock Frequency                                                                                        |                 |     |     | 400  | kHz |
| t <sub>BF</sub>        | Bus-Free Time between START and STOP                                                                   |                 |     | 1.3 |      | μs  |
| t <sub>HOLD</sub>      | Hold Time Repeated START Condition                                                                     |                 |     | 0.6 |      | μs  |
| t <sub>CLK-LP</sub>    | CLK Low Period                                                                                         |                 |     | 1.3 |      | μs  |
| t <sub>CLK-HP</sub>    | CLK High Period                                                                                        |                 |     | 0.6 |      | μs  |
| t <sub>SU</sub>        | Set-Up Time Repeated START Condition                                                                   |                 |     | 0.6 |      | μs  |
| t <sub>DATA-HOLD</sub> | Data Hold Time                                                                                         |                 |     | 50  |      | ns  |
| t <sub>DATA-SU</sub>   | Data Set-Up Time                                                                                       |                 |     | 100 |      | ns  |
| t <sub>SU</sub>        | Set-Up Time for STOP Condition                                                                         |                 |     | 0.6 |      | μs  |
| t <sub>TRANS</sub>     | Maximum Pulse Width of Spikes that Must Be Suppressed by the Input Filter of Both DATA and CLK Signals |                 | 50  |     |      | ns  |

<sup>(1)</sup> All limits are specified. All electrical characteristics having room-temperature limits are tested during production with T<sub>J</sub> = 25°C. All hot and cold limits are ensured by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

(2) Ensured by design.



#### I<sup>2</sup>C-COMPATIBLE SERIAL BUS INTERFACE

#### Interface Bus Overview

The I<sup>2</sup>C compatible synchronous serial interface provides access to the programmable functions and registers on the device.

This protocol uses a two-wire interface for bi-directional communications between the IC's connected to the bus. The two interface lines are the Serial Data Line (SDA), and the Serial Clock Line (SCL). These lines should be connected to a positive supply, via a pull-up resistor of  $1.5 \text{ k}\Omega$ , and remain HIGH even when the bus is idle.

Every device on the bus is assigned a unique address and acts as either a Master or a Slave depending on whether it generates or receives the serial clock (SCL).

#### **Data Transactions**

One data bit is transferred during each clock pulse. Data is sampled during the high state of the serial clock (SCL). Consequently, throughout the clock's high period, the data should remain stable. Any changes on the SDA line during the high state of the SCL and in the middle of a transaction, aborts the current transaction. New data should be sent during the low SCL state. This protocol permits a single data line to transfer both command/control information and data using the synchronous serial clock.



Figure 4. Bit Transfer

Each data transaction is composed of a Start Condition, a number of byte transfers (set by the software) and a Stop Condition to terminate the transaction. Every byte written to the SDA bus must be 8 bits long and is transferred with the most significant bit first. After each byte, an Acknowledge signal must follow. The following sections provide further details of this process.

### Start and Stop

The Master device on the bus always generates the Start and Stop Conditions (control codes). After a Start Condition is generated, the bus is considered busy and it retains this status until a certain time after a Stop Condition is generated. A high-to-low transition of the data line (SDA) while the clock (SCL) is high indicates a Start Condition. A low-to-high transition of the SDA line while the SCL is high indicates a Stop Condition.



Figure 5. Start and Stop Conditions

In addition to the first Start Condition, a repeated Start Condition can be generated in the middle of a transaction. This allows another device to be accessed, or a register read cycle.



## **Acknowledge Cycle**

The Acknowledge Cycle consists of two signals: the acknowledge clock pulse the master sends with each byte transferred, and the acknowledge signal sent by the receiving device.

The master generates the acknowledge clock pulse on the ninth clock pulse of the byte transfer. The transmitter releases the SDA line (permits it to go high) to allow the receiver to send the acknowledge signal. The receiver must pull down the SDA line during the acknowledge clock pulse and ensure that SDA remains low during the high period of the clock pulse, thus signaling the correct reception of the last data byte and its readiness to receive the next byte.



Figure 6. Bus Acknowledge Cycle

# "Acknowledge After Every Byte" Rule

The master generates an acknowledge clock pulse after each byte transfer. The receiver sends an acknowledge signal after every byte received.

There is one exception to the "acknowledge after every byte" rule.

When the master is the receiver, it must indicate to the transmitter an end of data by not-acknowledging ("negative acknowledge") the last byte clocked out of the slave. This "negative acknowledge" still includes the acknowledge clock pulse (generated by the master), but the SDA line is not pulled down.

#### **Addressing Transfer Formats**

Each device on the bus has a unique slave address. The LP8720 operates as a slave device. Slave address is selectable by IDSEL-pin.

- When IDSEL= VBATT then slave address is 7h'7F.
- When IDSEL= floating (Hi-Z) then slave address is 7h'7C.
- When IDSEL= GND then slave address is 7h'7D.

Before any data is transmitted, the master transmits the address of the slave being addressed. The slave device should send an acknowledge signal on the SDA line, once it recognizes its address.

The slave address is the first seven bits after a Start Condition. The direction of the data transfer (R/W) depends on the bit sent after the slave address — the eighth bit.

When the slave address is sent, each device in the system compares this slave address with its own. If there is a match, the device considers itself addressed and sends an acknowledge signal. Depending upon the state of the R/W bit (1:read, 0:write), the device acts as a transmitter or a receiver.

### **Control Register Write Cycle**

- Master device generates start condition.
- Master device sends slave address (7 bits) and the data direction bit (r/w = '0').
- Slave device sends acknowledge signal if the slave address is correct.
- Master sends control register address (8 bits).
- Slave sends acknowledge signal.
- Master sends data byte to be written to the addressed register.



#### www.ti.com

- Slave sends acknowledge signal.
- If master will send further data bytes the control register address will be incremented by one after acknowledge signal.
- Write cycle ends when the master creates stop condition.

## **Control Register Read Cycle**

- Master device generates a start condition.
- Master device sends slave address (7 bits) and the data direction bit (r/w = '0').
- Slave device sends acknowledge signal if the slave address is correct.
- Master sends control register address (8 bits).
- · Slave sends acknowledge signal.
- Master device generates repeated start condition.
- Master sends the slave address (7 bits) and the data direction bit (r/w = "1").
- · Slave sends acknowledge signal if the slave address is correct.
- Slave sends data byte from addressed register.
- If the master device sends acknowledge signal, the control register address will be incremented by one. Slave device sends data byte from addressed register.
- Read cycle ends when the master does not generate acknowledge signal after data byte and generates stop condition.

|                        | Address Mode                                                                                                                                                                                                                                                                                                                          |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Read              | <start condition=""> <slave address=""><r w="0">[Ack] <register addr.="">[Ack] <repeated condition="" start=""> <slave address=""><r w="1">[Ack] [Register Data]<ack nack="" or=""> additional reads from subsequent register address possible <stop condition=""></stop></ack></r></slave></repeated></register></r></slave></start> |
| Data Write             | <start condition=""> <slave address=""><r w="0">[Ack] <register addr.="">[Ack] <register data="">[Ack] additional writes to subsequent register address possible <stop condition=""></stop></register></register></r></slave></start>                                                                                                 |
| < > Data from master [ | ] Data from slave                                                                                                                                                                                                                                                                                                                     |



## Register Read and Write Detail



Figure 7. Register Write Format



Figure 8. Register Read Format



# **REVISION HISTORY**

| Cł | nanges from Revision A (May 2013) to Revision B    | Pa | ge |
|----|----------------------------------------------------|----|----|
| •  | Changed layout of National Data Sheet to TI format |    | 20 |



# **PACKAGE OPTION ADDENDUM**

3-May-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| LP8720TLE/NOPB   | ACTIVE | DSBGA        | YZR                | 20   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | 8720              | Samples |
| LP8720TLX/NOPB   | ACTIVE | DSBGA        | YZR                | 20   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | 8720              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 8-May-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP8720TLE/NOPB | DSBGA           | YZR                | 20 | 250  | 178.0                    | 8.4                      | 2.18       | 2.69       | 0.76       | 4.0        | 8.0       | Q1               |
| LP8720TLX/NOPB | DSBGA           | YZR                | 20 | 3000 | 178.0                    | 8.4                      | 2.18       | 2.69       | 0.76       | 4.0        | 8.0       | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 8-May-2013



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP8720TLE/NOPB | DSBGA        | YZR             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| LP8720TLX/NOPB | DSBGA        | YZR             | 20   | 3000 | 210.0       | 185.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.